

April 2000

### DESCRIPTION

The 73K322L is a highly integrated single-chip modem IC which provides the functions needed to construct a CCITT V.23, V.22 and V.21 compatible modem, capable of 1200 or 0-300 bit/s full-duplex operation or 0-1200 bit/s half-duplex operation with or without the back channel over dial-up lines. The 73K322L is an enhancement of the 73K221L singlechip modem with performance characteristics suitable for European and Asian telephone systems. The 73K322L produces either 550 or 1800 Hz guard tone, recognizes and generates a 2100 Hz answer tone, and supports V.21 for 300 Hz FSK operation. It also operates in V.23, 1200 bit/s FSK mode. The 73K322L integrates analog, digital, and switchedcapacitor array functions on a single substrate, offering excellent performance and a high level of functional integration in a single 28-pin PLCC or DIP package. The 73K322L operates from a single +5V supply with very low power consumption.

The 73K322L includes the DPSK and FSK modulator/demodulator functions, call progress and handshake tone monitor test modes, and a tone generator capable of producing DTMF, answer, calling and 550 or 1800 Hz guard tone. This device supports V.23, V.22 (except mode v) and V.21 modes of operation, allowing both synchronous and

(continued)

### FEATURES

- One-chip CCITT V.23, V.22 and V.21 ITU compatible modem data pump
- Full-duplex operation at 0-300 bit/s (FSK) or 600 and 1200 bit/s (DPSK) or 0-1200 bit/s (FSK) forward channel with or without 0-75 bit/s back channel
- Interfaces directly with standard microprocessors (8048, 80C51 typical)
- Serial or parallel microprocessor bus for control
- Serial port for data transfer
- Both synchronous and asynchronous modes of operation
- Call progress, carrier, precise answer tone (2100 Hz), calling tone (1300 Hz) and FSK mark detectors
- DTMF and 550 or 1800 Hz guard tone generators
- Test modes available: ALB, DL, RDL, Mark, Space, Alternating bit patterns
- Precise automatic gain control allows 45 dB dynamic range
- CMOS technology for low power consumption using 60 mW @ 5V from a single power supply
- Surface mount PLCC package available



#### **BLOCK DIAGRAM**

### **DESCRIPTION** (continued)

asynchronous communications. The 73K322L is designed to appear to the systems designer as a microprocessor peripheral, and will easily interface with popular one-chip microprocessors (80C51 typical) for control of modem functions through its 8bit multiplexed address/data bus or via an optional serial control bus. An ALE control line simplifies address demultiplexing. Data communications occurs through a separate serial port only.

The 73K322L is ideal for use in either free standing or integral system modem products where multistandard data communications over the 2-wire switched telephone network is desired. Its hiah functionality, low power consumption and efficient packaging simplify design requirements and increase system reliability. A complete modem requires only the addition of the phone line interface, a control microprocessor, and RS-232 level converter for a typical system. The 73K322L is part of TDK Semiconductor Corporation K-Series family of pin and function compatible single-chip modem products. These devices allow systems to be configured for higher speeds and Bell or CCITT operation with only a single component change.

### **OPERATION**

### **ASYNCHRONOUS MODE**

Data transmission for the DPSK mode requires that data ultimately be transmitted in a synchronous fashion. The 73K322L includes ASYNC/SYNC and SYNC/ASYNC converters which delete or insert stop bits in order to transmit data at a regular rate. In Asynchronous mode the serial data comes from the TXD pin into the ASYNC/SYNC converter. The ASYNC/SYNC converter accepts the data provided on the TXD pin which normally must be 1200 or 600 bit/s  $\pm 1.0\%$ , -2.5%. The rate converter will then insert or delete stop bits in order to output a signal which is 1200 or 600 bit/s  $\pm 0.01\%$  ( $\pm 0.01\%$  is the crystal tolerance).

The SYNC/ASYNC converter also has an extended overspeed mode which allows selection of an output overspeed range of either +1% or +2.3%. In the extended overspeed mode, stop bits are output at 7/8 the normal width.

The serial data stream from the transmit buffer or the rate converter is passed through the data scrambler and onto the analog modulator. The data scrambler can be bypassed under processor control when unscrambled data must be transmitted. If serial input data contains a break signal through one character (including start and stop bits) the break will be extended to at least 2 times N + 3 bits long (where N is the number of transmitted bits/character).

Serial data from the demodulator is passed first through the data descrambler and then through the SYNC/ASYNC converter. The ASYNC/ASYNC converter will reinsert any deleted stop bits and output data at an intra-character rate (bit-to-bit timing) of no greater than 1219 bit/s. An incoming break signal (low through two characters) will be passed through without incorrectly inserting a stop bit.

### SYNCHRONOUS MODE

The CCITT V.22 standard defines synchronous operation at 600 and 1200 bit/s. Operation is similar to that of the Asynchronous mode except that data must be synchronized to a provided clock and no variation in data transfer rate is allowable. Serial input data appearing at TXD must be valid on the rising edge of TXCLK.

TXCLK is an internally derived signal in Internal mode and is connected internally to the RXCLK pin in Slave mode. Receive data at the RXD pin is clocked out on the falling edge of RXCLK. The ASYNCH/SYNCH converter is bypassed when Synchronous mode is selected and data is transmitted out at the same rate as it is input.

### DPSK MODULATOR/DEMODULATOR

In DPSK mode the 73K322L modulates a serial bit stream into di-bit pairs that are represented by four possible phase shifts as prescribed by the V.22 standards. The base-band signal is then filtered to reduce intersymbol interference on the bandlimited 2-wire telephone line. Transmission occurs using either a 1200 Hz (Originate mode) or 2400 Hz carrier (Answer mode). Demodulation is the reverse of the modulation process, with the incoming analog signal eventually decoded into di-bits and converted back to a serial bit stream. The demodulator also recovers the clock which was encoded into the analog signal during modulation. Demodulation occurs using either a 1200 Hz carrier (Answer mode or ALB Originate mode) or a 2400 Hz carrier (Originate mode or ALB Answer mode). The 73K322L uses a phase locked loop coherent demodulation technique for optimum receiver performance.

### FSK MODULATOR/DEMODULATOR

The FSK modulator produces a frequency modulated analog output signal using two discrete frequencies to represent the binary data. V.21 mode uses 980 and 1180 Hz (originate, mark and space) or 1650 and 1850 Hz (answer, mark and space). V.23 mode uses 1300 and 2100 Hz for the main channel and 390 and 450 Hz for the back channel. The modulation rate of the back channel is up to 75 baud. Demodulation involves detecting the received frequencies and decoding them into the appropriate binary value. The rate converter and scrambler/descrambler are automatically bypassed in the V.21 or V.23 modes.

### PASSBAND FILTERS AND EQUALIZERS

High and low band filters are included to shape the amplitude and phase response of the transmit and receive signals and provide compromise delay equalization and rejection of out-of-band signals in the receive channel. Amplitude and phase equalization are necessary to compensate for distortion of the transmission line and to reduce intersymbol interference in the bandlimited receive signal. The transmit signal filtering approximates a 75% square root of raised Cosine frequency response characteristic.

### AGC

The automatic gain control maintains a signal level at the input to the demodulators which is constant to within 1 dB. It corrects quickly for increases in signal which would cause clipping and provides a total receiver dynamic range of >45 dB.

#### PARALLEL BUS INTERFACE

Four 8-bit registers are provided for control, option select and status monitoring. These registers are addressed with the AD0, AD1, and AD2 multiplexed address lines (latched by ALE) and appear to a control microprocessor as four consecutive memory locations. Two control registers and the tone register are read/write memory. The detect register is read only and cannot be modified except by modem response to monitored parameters.

#### SERIAL COMMAND INTERFACE MODE

The serial command interface allows access to the 73K322L control and status registers via a serial command port. In this mode the AD0, AD1 and

AD2 lines provide register addresses for data passed through the data pin under control of the  $\overline{\text{RD}}$ and  $\overline{\text{WR}}$  lines. A read operation is initiated when the  $\overline{\text{RD}}$  line is taken low. The first bit is available after  $\overline{\text{RD}}$  is brought low and the next seven cycles of EXCLK will then transfer out seven bits of the selected address location LSB first. A write takes place by shifting in eight bits of data LSB first for eight consecutive cycles of EXCLK. WR is then pulsed low and data transferred into the selected register occurs on the rising edge of  $\overline{\text{WR}}$ .

### SPECIAL DETECT CIRCUITRY

The special detect circuitry monitors the received analog signal to determine status or presence of carrier, answer tone and weak received signal (long loop condition), special tones such as FSK marking and the 1300 Hz calling tone are also detected. A highly frequency selective call progress detector provides adequate discrimination to accurately detect European call progress signals.

#### **DTMF GENERATOR**

The DTMF generator will output one of 16 standard tone pairs determined by a 4-bit binary value and TX DTMF mode bit previously loaded into the tone register. Tone generation is initiated when the DTMF mode is selected using the tone register and the transmit enable (CR0 bit D1) is changed from 0 to 1.

## **PIN DESCRIPTION**

### POWER

| NAME | PLCC/PIN<br>DIP NUMBER | TYPE | DESCRIPTION                                                                                                                                                                                                |
|------|------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND  | 28                     | I    | System Ground.                                                                                                                                                                                             |
| VDD  | 15                     | Ι    | Power supply input, 5V ±10%. Bypass with 0.1 and 22 $\mu F$ capacitors to GND.                                                                                                                             |
| VREF | 26                     | 0    | An internally generated reference voltage. Bypass with 0.1 $\mu F$ capacitor to GND.                                                                                                                       |
| ISET | 24                     | I    | Chip current reference. Sets bias current for op-amps. The chip current is set by connecting this pin to VDD through a 2 M $\Omega$ resistor. ISET should be bypassed to GND with a 0.1 $\mu$ F capacitor. |

### PARALLEL MICROPROCESSOR CONTROL INTERFACE

| ALE     | 12   | Ι   | Address Latch Enable. The falling edge of ALE latches the address on AD0-AD2 and the chip select on $\overline{\text{CS}}$ .                                                                                                                                                                        |
|---------|------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AD0-AD7 | 4-11 | I/O | Address/data bus. These bidirectional tri-state multi-plexed lines carry information to and from the internal registers.                                                                                                                                                                            |
| CS      | 20   | Ι   | Chip select. A low on this pin during the falling edge of ALE allows a read cycle or a write cycle to occur. AD0-AD7 will not be driven and no registers will be written if $\overline{CS}$ (latched) is not active. The state of $\overline{CS}$ is latched on the falling edge of ALE.            |
| CLK     | 1    | 0   | Output clock. This pin is selectable under processor control to be<br>either the crystal frequency (for use as a processor clock) or 16 x the<br>data rate for use as a baud rate clock in DPSK modes only. The pin<br>defaults to the crystal frequency on reset.                                  |
| INT     | 17   | 0   | Interrupt. This open drain output signal is used to inform the processor that a detect flag has occurred. The processor must then read the detect register to determine which detect triggered the interrupt. INT will stay low until the processor reads the detect register or does a full reset. |
| RD      | 14   | I   | Read. A low requests a read of the 73K322L internal registers. Data cannot be output unless both RD and the latched CS are active or low.                                                                                                                                                           |
| RESET   | 25   | I   | Reset. An active high signal on this pin will put the chip into an inactive state. All control register bits (CR0, CR1, Tone) will be reset. The output of the CLK pin will be set to the crystal frequency. An internal pull down resistor permits power on reset using a capacitor to VDD.        |

### PARALLEL MICROPROCESSOR CONTROL INTERFACE (continued)

| NAME | PLCC/DIP<br>PIN NUMBER | TYPE | DESCRIPTION                                                                                                                                                                                                                                                       |
|------|------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WR   | 13                     | Ι    | Write. A low on this informs the 73K322L that data is available on AD0-AD7 for writing into an internal register. Data is latched on the rising edge of $\overline{WR}$ . No data is written unless both $\overline{WR}$ and the latched $\overline{CS}$ are low. |

### SERIAL MICROPROCESSOR CONTROL INTERFACE

| AD0-AD2                                                                                                                                                                                                                       | 4-6 | I   | Register Address Selection. These lines carry register addresses and should be valid during any read or write operation.                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| AD7                                                                                                                                                                                                                           | 11  | I/O | Serial Control Data Input/Output. Data for a read/write operation is clocked in or out on the falling edge of the EXCLK pin. The direction of data flow is controlled by the RD pin. RD low outputs data. RD high inputs data.                                                                                                                                                                                      |  |  |  |  |  |
| RD                                                                                                                                                                                                                            | 14  | Ι   | Read. A low on this input informs the 73K322L that data or status information is being read by the processor. The falling edge of the RD signal will initiate a read from the addressed register. The RD signal must continue for eight falling edges of EXCLK in order to read all eight bits of the referenced register. Read data is provided LSB first. Data will not be output unless the RD signal is active. |  |  |  |  |  |
| WR                                                                                                                                                                                                                            | 13  | I   | Write. A low on this input informs the 73K322L that data or status information has been shifted in through the DATA pin and is available for writing to an internal register. The normal procedure for a write is to shift in data LSB first on the DATA pin for eight consecutive falling edges of EXCLK and then to pulse WR low. Data is written on the rising edge of WR.                                       |  |  |  |  |  |
| Note: The Serial Control mode is provided by tying ALE high and CS low. In this configuration AD7 becomes the data input and AD0, AD1 and AD2 become the address only. See Serial Control timing diagrams on pages 22 and 23. |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |

### DTE USER INTERFACE

| NAME  | PLCC/DIP   | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                          |
|-------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | PIN NUMBER |      |                                                                                                                                                                                                                                                                                                      |
| EXCLK | 19         | Ι    | External Clock. This signal is used only in synchronous DPSK transmission when the external timing option has been selected. In the External Timing mode the rising edge of EXCLK is used to strobe synchronous DPSK transmit data available on the TXD pin. Also used for serial control interface. |

### RS-232 INTERFACE (continued)

| NAME  | PLCC/DIP<br>PIN NUMBER | TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXCLK | 23                     | 0    | Receive Clock. The falling edge of this clock output is coincident with the transitions in the serial received DPSK data output. The rising edge of RXCLK can be used to latch the valid output data. RXCLK will be valid as long as a carrier is present. In V.23 or V.21 mode a clock which is 16 x 1200 (or 16 x 75) or 16 x 300 Hz baud data rate is output, respectively, for driving a UART.                                                                                                                                                                                                                                             |
| RXD   | 22                     | 0    | Received Data Output. Serial receive data is available on this pin. The data is always valid on the rising edge of RXCLK when in Synchronous mode. RXD will output constant marks if no carrier is detected.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TXCLK | 18                     | Ο    | Transmit Clock. This signal is used only in synchronous DPSK transmission to latch serial input data on the TXD pin. Data must be provided so that valid data is available on the rising edge of the TXCLK. The transmit clock is derived from different sources depending upon the Synchronization mode selection. In Internal Mode the clock is 1200 Hz generated internally. In External Mode TXCLK is phase locked to the EXCLK pin. In Slave Mode TXCLK is phase locked to the RXCLK pin. TXCLK is always active. In V.23 or V.21 mode the output is a 16 x 1200 (or 16 x 75) or 16 x 300 Hz baud clock, respectively for driving a UART. |
| TXD   | 21                     | I    | Transmit Data Input. Serial data for transmission is applied on this pin. In Synchronous modes, the data must be valid on the rising edge of the TXCLK clock. In Asynchronous modes (1200 or 300 baud) no clocking is necessary. DPSK must be 1200/600 bit/s +1%, - 2.5% or +2.3%, -2.5% in Extended Overspeed mode.                                                                                                                                                                                                                                                                                                                           |

### ANALOG INTERFACE AND OSCILLATOR

| RXA          | 27     | I | Received modulated analog signal input from the telephone line interface.                                                                                                           |
|--------------|--------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXA          | 16     | 0 | Transmit analog output to the telephone line interface.                                                                                                                             |
| XTL1<br>XTL2 | 2<br>3 |   | These pins are for the internal crystal oscillator requiring a 11.0592 MHz Parallel mode crystal and two load capacitors to Ground. XTL2 can also be driven from an external clock. |

### **REGISTER DESCRIPTIONS**

Four 8-bit internal registers are accessible for control and status monitoring. The registers are accessed in read or write operations by addressing the A0 and A1 address lines in Serial mode, or the AD0 and AD1 lines in Parallel mode. The AD0 and AD1 lines are latched by ALE. Register CR0 controls the method by which data is transferred over the phone line. CR1 controls the interface between the microprocessor and the 73K322L internal state. DR is a detect register which provides an indication of monitored modem status conditions. TR, the tone control register, controls the DTMF generator, answer and guard tones and RXD output gate used in the modem initial connect sequence. All registers are read/write except for DR which is read only. Register control and status bits are identified below:

|                             | [   | ADDRESS   |                          |                                       |                               | DATA BIT                                      | NUMBER                             |                       |                     |                                             |  |
|-----------------------------|-----|-----------|--------------------------|---------------------------------------|-------------------------------|-----------------------------------------------|------------------------------------|-----------------------|---------------------|---------------------------------------------|--|
| REGISTE                     | R   | AD2 - AD0 | D7                       | D6                                    | D5                            | D4                                            | D3                                 | D2                    | D1                  | D0                                          |  |
| CONTROL<br>REGISTER<br>0    | CR0 | 000       | MODULATION<br>OPTION     |                                       | TRANSMIT<br>MODE<br>3         | TRANSMIT<br>MODE<br>2                         | TRANSMIT<br>MODE<br>1              | TRANSMIT<br>MODE<br>0 | TRANSMIT<br>ENABLE  | ANSWER/<br>ORIGINATE                        |  |
| CONTROL<br>REGISTER<br>1    | CR1 | 001       | TRANSMIT<br>PATTERN<br>1 | TRANSMIT<br>PATTERN<br>0              | ENABLE<br>DETECT<br>INTERRUPT | BYPASS<br>SCRAMBLER/<br>ADD PH. EQ.<br>(V.23) | CLK<br>CONTROL                     | RESET                 | TEST<br>MODE<br>1   | TEST<br>MODE<br>0                           |  |
| DETECT<br>REGISTER          | DR  | 010       |                          |                                       | RECEIVE<br>DATA               | UNSCR.<br>MARKS                               | CARRIER<br>DETECT                  | SPECIAL<br>TONE       | CALL<br>PROGRESS    | LONG<br>LOOP                                |  |
| TONE<br>CONTROL<br>REGISTER | TR  | 011       | RXD<br>OUTPUT<br>CONTROL | TRANSMIT<br>GUARD/<br>CALLING<br>TONE | TRANSMIT<br>ANSWER<br>TONE    | TRANSMIT<br>DTMF                              | DTMF3                              | DTMF2/<br>V.23 FDX    | DTMF1/<br>OVERSPEED | DTMF0/GUARD/<br>ANSWER/SPEC.<br>TONE SELECT |  |
| CONTROL<br>REGISTER<br>2    | CR2 | 100       |                          |                                       | -<br>-                        | THESE                                         | REGISTER LOCA                      | TIONS ARE RESE        | RVED FOR            |                                             |  |
| CONTROL<br>REGISTER<br>3    | CR3 | 101       |                          |                                       |                               | USE V                                         | WITH OTHER K-SERIES FAMILY MEMBERS |                       |                     |                                             |  |
| ID<br>REGISTER              | ID  | 110       | ID                       | ID                                    | ID                            | ID                                            |                                    |                       |                     |                                             |  |

### **REGISTER BIT SUMMARY**

NOTE: When a register containing reserved control bits is written into, the reserved bits must be programmed as 0's.

**REGISTER ADDRESS TABLE** 



10XX=73K222AL, 222BL

1100=73K224L

1110=73K324L 1100=73K224BL

1100=73K224BL 1110=73K324BL

| CR0    | D7          | 7   | D6                   |      | D5            |    | D           | 4  | D3                                                                                                                                                              | D2                                                | D1                                                                               | D0                     |  |  |
|--------|-------------|-----|----------------------|------|---------------|----|-------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------|------------------------|--|--|
| 000    | MOD<br>OPTI |     |                      |      | NSMI<br>DDE 3 |    | TRAN<br>MOE |    | TRANSMIT<br>MODE 1                                                                                                                                              | TRANSMIT<br>MODE 0                                | TRANSMIT<br>ENABLE                                                               | ANSWER/<br>ORIGINATE   |  |  |
| BIT NO | ).          |     | NAME                 |      | CONDITION     |    |             |    | DESCRIPTION                                                                                                                                                     |                                                   |                                                                                  |                        |  |  |
| D0     |             |     | Answer/<br>Originate |      |               |    | 0           |    | Selects Answer mode in V.21 and V.22 (transmit in high band), receive in low band or in V.23 HDX mode, receive at 1200 bit/s and transmit at 75 bit/s.          |                                                   |                                                                                  |                        |  |  |
|        |             |     |                      |      | 1             |    |             |    | Selects Originate mode in V.21 and V.22 (transmit in low<br>band), receive in high band or in V.23 HDX mode,<br>receive at 75 bit/s and transmit at 1200 bit/s. |                                                   |                                                                                  |                        |  |  |
|        |             |     |                      |      |               |    |             |    | Note: This bit works with TR bit D0 to program special tones detected in Tone Register. See detect and tone registers.                                          |                                                   |                                                                                  |                        |  |  |
| D1     |             | Tra | ansmit Ena           | able |               |    | 0           |    | Disables trans                                                                                                                                                  | smit output at                                    | TXA.                                                                             |                        |  |  |
|        |             |     |                      |      |               |    | 1           |    | Enables trans                                                                                                                                                   | mit output at                                     | TXA.                                                                             |                        |  |  |
|        |             |     |                      |      |               |    |             |    | Note: Answer tone and DTMF TX control require TX enable.                                                                                                        |                                                   |                                                                                  |                        |  |  |
| D5, D4 | ,D3,        | Tr  | ansmit Mo            | ode  | D5            | D4 | D3          | D2 |                                                                                                                                                                 |                                                   |                                                                                  |                        |  |  |
| D2     |             |     |                      |      | 0             | 0  | 0           | 0  | Selects Power<br>digital interfac                                                                                                                               |                                                   | . All functions d                                                                | isabled except         |  |  |
|        |             |     |                      |      | 0             | 0  | 0           | 1  | internally derivative appearing at T                                                                                                                            | /ed 1200 Hz s<br>FXD must be v<br>ive data is clo | e. In this mode ∃<br>signal. Serial inp<br>valid on the risin<br>ocked out of RX | out data<br>ng edge of |  |  |
|        |             |     |                      |      | 0             | 0  | 1           | 0  | internal synch                                                                                                                                                  | ronous, but T<br>, and a 1200 I                   | e. Operation is<br>XCLK is conne<br>Hz ± 0.01% cloc                              | cted internally        |  |  |
|        |             |     |                      |      | 0             | 0  | 1           | 1  |                                                                                                                                                                 | modes. TXCL                                       | Same operatior<br>.K is connected<br>e.                                          |                        |  |  |
|        |             |     |                      |      | 0             | 1  | 0           | 0  | Selects DPSK start bit, 6 dat                                                                                                                                   |                                                   | us mode - 8 bits<br>bit).                                                        | /character (1          |  |  |
|        |             |     |                      |      | 0             | 1  | 0           | 1  | Selects DPSK<br>start bit, 7 dat                                                                                                                                |                                                   | us mode - 9 bits<br>bit).                                                        | /character (1          |  |  |
|        |             |     |                      |      | 0             | 1  | 1           | 0  | Selects DPSK<br>start bit, 8 data                                                                                                                               |                                                   | us mode - 10 bi<br>bit).                                                         | ts/character (1        |  |  |
|        |             |     |                      |      | 0             | 1  | 1           | 1  |                                                                                                                                                                 |                                                   | us mode - 11 bi<br>and 1 or 2 stop                                               |                        |  |  |
|        |             |     |                      |      | 1             | 1  | 0           | 0  | Selects FSK c                                                                                                                                                   | peration.                                         |                                                                                  |                        |  |  |

### CONTROL REGISTER 0 (continued)

| CR0    | D7                         | ,      | D6                         | I                  | D5 D4 |                    | D4 | D3                                   | D2                 | D1                 | D0                   |  |  |
|--------|----------------------------|--------|----------------------------|--------------------|-------|--------------------|----|--------------------------------------|--------------------|--------------------|----------------------|--|--|
| 000    | MOD<br>OPTI                |        |                            | TRANSMIT<br>MODE 3 |       | TRANSMIT<br>MODE 2 |    | TRANSMIT<br>MODE 1                   | TRANSMIT<br>MODE 0 | TRANSMIT<br>ENABLE | ANSWER/<br>ORIGINATE |  |  |
| BIT NC | ).                         |        | NAME CONDITION DESCRIPTION |                    |       |                    |    |                                      |                    |                    |                      |  |  |
| D6     |                            |        |                            |                    |       | 0                  |    | Not used; mus                        | st be written a    | s a "0."           |                      |  |  |
| D7     |                            |        |                            |                    | D7    | D5                 | D4 | Selects:                             |                    |                    |                      |  |  |
|        |                            | ſ      | Modulation                 |                    |       | 0                  | Х  | PSK Asynchronous mode at 1200 bit/s. |                    |                    |                      |  |  |
|        |                            | Option |                            |                    | 1     | 0                  | Х  | PSK Asynchro                         | onous mode a       | it 600 bit/s.      |                      |  |  |
|        |                            |        |                            |                    | 0     | 1                  | 1  | FSK CCITT V.23 mode.                 |                    |                    |                      |  |  |
|        | 1 1 1 FSK CCITT V.21 mode. |        |                            |                    |       |                    |    |                                      |                    |                    |                      |  |  |

### **CONTROL REGISTER 1**

|              | D                        | )7 | D6                       | D5                         | 0        | )4                                                                                                                                                                    | D3                                                               | D2                           | D1                    | D0                         |  |
|--------------|--------------------------|----|--------------------------|----------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------|-----------------------|----------------------------|--|
| CR1<br>001   | TRANSMIT<br>PATTERN<br>1 |    | TRANSMIT<br>PATTERN<br>0 | ENABLE<br>DETECT<br>INTER. | SCR<br>A | PASS<br>AMB/<br>DD<br>EQ.                                                                                                                                             | CLK<br>CONTROL                                                   | RESET                        | TEST<br>MODE<br>1     | TEST<br>MODE<br>0          |  |
| BIT NO. NAME |                          |    | NAME                     | CONDIT                     | ION      | DESC                                                                                                                                                                  | RIPTION                                                          |                              |                       |                            |  |
| D1, D0       | D1, D0 Test Mode         |    | est Mode                 | D1 [                       | 00       |                                                                                                                                                                       |                                                                  |                              |                       |                            |  |
|              |                          |    |                          | 0                          | 0        | Select                                                                                                                                                                | s normal opera                                                   | ating mode.                  |                       |                            |  |
|              |                          |    |                          | 0                          | 1        | signal<br>use th                                                                                                                                                      | J Loopback m<br>back to the r<br>le same cente<br>h the TXA pin, | eceiver, and<br>er frequency | causes the as the tra | e receiver to nsmitter. To |  |
|              |                          |    |                          | 1                          | 0        | Selects remote digital loopback. Received data is looped<br>back to transmit data internally, and RXD is forced to a<br>mark. Data on TXD is ignored.                 |                                                                  |                              |                       |                            |  |
|              |                          |    |                          | 1                          | 1        |                                                                                                                                                                       | s local digital<br>D and continue                                |                              |                       |                            |  |
| D2           |                          |    | Reset                    | 0                          |          | Select                                                                                                                                                                | Selects normal operation.                                        |                              |                       |                            |  |
|              |                          |    |                          | 1                          |          | Resets modem to power down state. All control register<br>bits (CR0, CR1, Tone) are reset to zero. The output of<br>the CLK pin will be set to the crystal frequency. |                                                                  |                              |                       |                            |  |

| CONTR      |                                                                                                                                                        | EGISTE | ER 1 (continued)         | )                       |    |                                     |                                                                                                           |                                                                  |                                          |                                            |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------|-------------------------|----|-------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------|--------------------------------------------|
|            | D                                                                                                                                                      | )7     | D6                       | D5                      | [  | 04                                  | D3                                                                                                        | D2                                                               | D1                                       | D0                                         |
| CR1<br>001 |                                                                                                                                                        |        | TRANSMIT<br>PATTERN<br>0 | DETECT SCR<br>INTER. AI |    | PASS<br>RAMB/<br>DD<br>. EQ.        | CLK<br>CONTROL                                                                                            | RESET                                                            | TEST<br>MODE<br>1                        | TEST<br>MODE<br>0                          |
| BIT NO     | NO. NAME CONDITION DESCRIPTION                                                                                                                         |        |                          |                         |    |                                     |                                                                                                           |                                                                  |                                          |                                            |
| D3         |                                                                                                                                                        | CL     | K Control                | 0                       |    | Select                              | s 11.0592 MHz                                                                                             | z crystal echo                                                   | output at C                              | LK pin.                                    |
|            |                                                                                                                                                        |        |                          | 1                       |    | Select<br>modes                     | s 16 X the da<br>only.                                                                                    | ita rate, outp                                                   | ut at CLK                                | pin in DPSK                                |
| D4         |                                                                                                                                                        |        | Bypass<br>crambler/      | 0                       |    | Select<br>scram                     | s normal oper<br>bler.                                                                                    | ation. DPSK                                                      | data is pas                              | sed through                                |
|            | Add Phase1Selects Scrambler Bypass. DPSEqualization<br>(V.23)scrambler in the transmit path.<br>phase equalization is added to<br>when D4 is set to 1. |        |                          |                         |    | n V.23 mode, additional             |                                                                                                           |                                                                  |                                          |                                            |
| D5         |                                                                                                                                                        | Ena    | ble Detect               | 0                       |    | Disabl                              | es interrupt at                                                                                           | INT pin.                                                         |                                          |                                            |
|            |                                                                                                                                                        |        |                          | 1                       |    | change<br>call pr<br>enable<br>DTMF | es INT output. ,<br>e in status of I<br>ogress detect<br>bit is set. C<br>is activated.<br>is in power do | DR bits D1-D<br>interrupts an<br>Carrier detec<br>All interrupts | 4. The spece<br>e masked v<br>t is maske | cial tone and<br>when the TX<br>ed when TX |
| D7, D6     |                                                                                                                                                        |        | ransmit                  | D7                      | D6 |                                     |                                                                                                           |                                                                  |                                          |                                            |
|            |                                                                                                                                                        |        | Pattern                  | 0                       | 0  |                                     | s normal data<br>of the TXD pin.                                                                          | transmissic                                                      | on as contr                              | olled by the                               |
|            |                                                                                                                                                        |        |                          | 0 1                     |    |                                     | s an alternation<br>n testing.                                                                            | ng mark/spa                                                      | ce transmit                              | pattern for                                |
|            |                                                                                                                                                        |        |                          | 1                       | 0  | Select                              | s a constant m                                                                                            | ark transmit                                                     | pattern.                                 |                                            |
|            |                                                                                                                                                        |        |                          | 1                       | 1  | Select                              | s a constant sp                                                                                           | oace transmit                                                    | pattern.                                 |                                            |

### DETECT REGISTER

|           | D7         | D6                   | D5             |     | D4             |                                                 | D3                              | D2                                                    | D1               | D0                                                                                                                                                     |  |  |  |  |  |
|-----------|------------|----------------------|----------------|-----|----------------|-------------------------------------------------|---------------------------------|-------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DR<br>010 |            |                      | RECEIV<br>DATA | Έ   | UNSCR.<br>MARK | CARR. SPECIAL CALL LON<br>DETECT TONE PROG. LOC |                                 |                                                       |                  |                                                                                                                                                        |  |  |  |  |  |
| BIT NC    | <b>)</b> . | NAME                 |                | CON | IDITION        | D                                               | ESCRIPTION                      |                                                       |                  |                                                                                                                                                        |  |  |  |  |  |
| D0        |            | Long Loo             | р              |     | 0              | In                                              | idicates norma                  | al received sigr                                      | nal.             |                                                                                                                                                        |  |  |  |  |  |
|           |            |                      |                |     | 1              | Ir                                              | ndicates low re                 | eceived signal l                                      | evel.            |                                                                                                                                                        |  |  |  |  |  |
| D1        |            | Call Progre          | ess            |     | 0              | Ν                                               | o call progres                  | s tone detected                                       | d.               |                                                                                                                                                        |  |  |  |  |  |
|           |            | Detect               |                |     | 1              | р                                               | rogress detec                   | ence of call<br>tion circuitry is<br>20 Hz call prog  | activated by     |                                                                                                                                                        |  |  |  |  |  |
| D2        |            | Special To<br>Detect | ne             |     | 0              |                                                 | o special tone<br>nd Tone Regis | e detected as <sub>l</sub><br>ster bit D0.            | programmed b     | y CR0 bit D0                                                                                                                                           |  |  |  |  |  |
|           |            |                      |                |     | 1              | S                                               | pecial tone de                  | tected. The de                                        | etected tone is: |                                                                                                                                                        |  |  |  |  |  |
|           |            |                      |                |     |                | (1                                              | ,                               | nswer tone if D<br>V.22 originate r                   |                  | the device is                                                                                                                                          |  |  |  |  |  |
|           |            |                      |                |     |                | (2                                              |                                 | alling tone if D<br>V.22 answer m                     |                  | the device is                                                                                                                                          |  |  |  |  |  |
|           |            |                      |                |     |                | (3                                              | 3) An FSK ma                    | ark if D0 of TR                                       | = 0.             |                                                                                                                                                        |  |  |  |  |  |
|           |            |                      |                |     |                |                                                 | Tolerance                       | on special tone                                       | es is ±3%.       |                                                                                                                                                        |  |  |  |  |  |
| D3        |            | Carrier Det          | ect            |     | 0              | Ν                                               | o carrier deteo                 | cted in the rece                                      | eive channel.    |                                                                                                                                                        |  |  |  |  |  |
|           |            |                      |                |     | 1              |                                                 | ndicated carri<br>hannel.       | er has been                                           | detected in      | the received                                                                                                                                           |  |  |  |  |  |
| D4        |            | Unscramb             | ed             |     | 0              | Ν                                               | o unscramble                    | d mark.                                               |                  |                                                                                                                                                        |  |  |  |  |  |
|           |            | Mark                 |                | 1   |                | 1                                               |                                 | 1                                                     |                  | Indicates detection of unscrambled marks in the received that a valid indication requires that unscrambled marks be received for > $165.5 \pm 6.5$ ms. |  |  |  |  |  |
| D5        |            | Receive Da           | ata            |     |                | is                                              | the same as                     | utputs the rece<br>that output of<br>RXD is tri-state | n the RXD pin    |                                                                                                                                                        |  |  |  |  |  |
| D6, D7    | ,          |                      |                |     |                | Not used.                                       |                                 |                                                       |                  |                                                                                                                                                        |  |  |  |  |  |

| TR                | D7                      | D6                                    |              | D5                  |              | D           | 4             | D3                                    | 0        | 2            |        | D1                   |          |           | D0                                      |
|-------------------|-------------------------|---------------------------------------|--------------|---------------------|--------------|-------------|---------------|---------------------------------------|----------|--------------|--------|----------------------|----------|-----------|-----------------------------------------|
| 011               | RXD<br>OUTPUT<br>CONTR. | TRANSMIT<br>GUARD/<br>CALLING<br>TONE | AN           | NSMI<br>SWEF<br>ONE |              | TRAN<br>DTI |               | DTMF 3                                |          | 1F 2/<br>FDX |        | DTMF<br>OVEI<br>SPEE | R- 0     | G.T<br>SP | TMF 0/<br>./ANSW./<br>2. TONE/<br>ELECT |
| BIT NO.           |                         | NAME                                  | CO           | NDITI               | ON           |             | DES           | CRIPTION                              |          |              |        |                      |          |           |                                         |
|                   |                         |                                       | D6           | D5                  | D4           | + D0        | D0 in         | iteracts wit                          | h bits D | 06, D4       | , and  | CR0                  | as sho   | wn.       |                                         |
| D0                |                         | DTMF 0                                | Х            | Х                   | 1            | Х           | Trans         | smit DTMF                             | tones.   |              |        |                      |          |           |                                         |
|                   | -                       | uard Tone/<br>Iswer Tone              | 1            | Х                   | 0            | 0           | Seleo<br>CR0. | ct 1800 Hz                            | guard    | tone i       | f in V | ′.22 a               | nd Ansv  | ver       | mode in                                 |
|                   |                         | ecial Tone/<br>tect/Select            | 1            | Х                   | 0            | 1           | Seleo<br>CR0. | ct 550 Hz                             | guard t  | one if       | in V.  | .22 ar               | nd Ansv  | ver       | mode in                                 |
|                   |                         |                                       | Х            | Х                   | 0            | 0           |               | of an FSI<br>of DR.                   | K mode   | e seleo      | cted i | in CR                | 0 is to  | be        | detected                                |
|                   |                         |                                       | X            | Х                   | 0            | 1           |               | Hz answe<br>22 Originat               |          |              |        |                      |          | f Dl      | R if V.21                               |
|                   |                         |                                       |              |                     |              |             |               | Hz calling<br>22 Answer               |          |              |        |                      |          | DF        | R if V.21,                              |
|                   |                         |                                       | Х            | 1                   | 0            | 0           | Trans         | smit 2225                             | Hz Ans   | wer T        | one    |                      |          |           |                                         |
|                   |                         |                                       | Х            | 1                   | 0            | 1           | Trans         | smit 2100                             | Hz Ans   | wer T        | one    |                      |          |           |                                         |
|                   |                         |                                       |              | D4                  | D1           |             | D1 in         | teracts wit                           | h D4 a   | s shov       | vn.    |                      |          |           |                                         |
| D1                |                         | DTMF 1/                               |              | 0                   | 0            |             | Asyn          | chronous [                            | DPSK 1   | 200 o        | r 600  | ) bit/s              | +1.0%    | -2.5      | 5%.                                     |
|                   | Ľ                       | verspeed                              |              | 0                   | 1            |             | Asyn          | chronous [                            | DPSK 1   | 200 o        | r 600  | ) bit/s              | +2.3%    | -2.5      | 5%.                                     |
| D2                |                         | DTMF 2/                               |              | 0                   | )            |             | Half-         | duplex asy                            | mmetri   | c ope        | ration | n in V.              | 23 mod   | le.       |                                         |
|                   |                         | /.23 FDX                              |              | 1                   |              |             | Full-c        | duplex (4-w                           | vire) op | eratio       | n in ∖ | /.23 n               | node.    |           |                                         |
| D3, D2,<br>D1, D0 |                         | DTMF 3,<br>2, 1, 0                    | D3<br>0<br>1 | D2<br>0<br>1        | D1<br>0<br>1 | 0 -<br>1    | trans         | rams 1 o<br>mitted whe<br>are set. To | en TX    | DTMF         | and    | TX e                 | enable b |           |                                         |
|                   |                         |                                       |              |                     |              |             |               | YBOARD                                |          | DTMF         | COL    | DE                   | Т        | ON        | IES                                     |
|                   |                         |                                       |              |                     |              |             | EQ            | UIVALENT                              | D        | 3 D2         | D1     | D0                   | LOV      | V         | HIGH                                    |
|                   |                         |                                       |              |                     |              |             |               | 1                                     | (        | 0            | 0      | 1                    | 697      | 7         | 1209                                    |
|                   |                         |                                       |              |                     |              |             |               | 2                                     | (        | 0 0          | 1      | 0                    | 697      | 7         | 1336                                    |
|                   |                         |                                       |              |                     |              |             |               | 3                                     | (        | 0            | 1      | 1                    | 697      | 7         | 1477                                    |
|                   |                         |                                       |              |                     |              |             |               | 4                                     | (        | ) 1          | 0      | 0                    | 770      | )         | 1209                                    |
|                   |                         |                                       |              |                     |              |             |               | 5                                     | (        | ) 1          | 0      | 1                    | 770      | )         | 1336                                    |
|                   |                         |                                       |              |                     |              |             |               | 6                                     | (        | ) 1          | 1      | 0                    | 770      | )         | 1477                                    |
|                   |                         |                                       |              |                     |              |             |               | 7                                     | (        | ) 1          | 1      | 1                    | 852      | 2         | 1209                                    |

### TONE REGISTER (continued)

| TR                | D7                      | D6                                                                                                       | D5                         | D          | 4                         | D3                                                                |           | D2                     | D1                      |                |              | D0                                       |
|-------------------|-------------------------|----------------------------------------------------------------------------------------------------------|----------------------------|------------|---------------------------|-------------------------------------------------------------------|-----------|------------------------|-------------------------|----------------|--------------|------------------------------------------|
| 011               | RXD<br>OUTPUT<br>CONTR. |                                                                                                          | TRANSMIT<br>ANSWER<br>TONE | TRAN<br>DT |                           | DTMF 3                                                            |           | DTMF 2/<br>/.23 FDX    | DTMF<br>OVE<br>SPEE     | R-             | G.T<br>SF    | DTMF 0/<br>./ANSW./<br>P. TONE/<br>ELECT |
| BIT NO            |                         | NAME                                                                                                     | CONDITI                    | ON         | DES                       | CRIPTION                                                          |           |                        |                         |                |              |                                          |
| D3, D2,<br>D1, D0 |                         |                                                                                                          |                            |            |                           | EYBOARD<br>UIVALEN                                                |           |                        | CODE<br>D1 D0           | LC             |              | NES<br>HIGH                              |
| (cont.)           |                         |                                                                                                          |                            |            |                           | 8                                                                 |           | 1 0                    | 0 0                     | 85             | 52           | 1336                                     |
|                   |                         |                                                                                                          |                            |            |                           | 9                                                                 |           | 1 0                    | 0 1                     | 85             | 52           | 1477                                     |
|                   |                         |                                                                                                          |                            |            |                           | 0                                                                 |           | 1 0                    | 1 0                     | 94             | 11           | 1336                                     |
|                   |                         |                                                                                                          |                            |            |                           | *                                                                 |           | 1 0                    | 1 1                     | 94             | 11           | 1209                                     |
|                   |                         |                                                                                                          |                            |            |                           | #                                                                 |           | 1 1                    | 0 0                     | 94             | 11           | 1477                                     |
|                   |                         |                                                                                                          |                            |            |                           | А                                                                 |           | 1 1                    | 0 1                     | 69             | 97           | 1633                                     |
|                   |                         |                                                                                                          |                            |            |                           | В                                                                 |           | 1 1                    | 1 0                     | 77             | 70           | 1633                                     |
|                   |                         |                                                                                                          |                            |            |                           | С                                                                 |           | 1 1                    | 1 1                     | 85             | 52           | 1633                                     |
|                   |                         |                                                                                                          |                            |            |                           | D                                                                 |           | 0 0                    | 0 0                     | 94             | 11           | 1633                                     |
| D4                | T                       | ransmit DTMF                                                                                             | 0                          |            | Disal                     | ble DTMF.                                                         |           |                        |                         |                |              |                                          |
|                   |                         |                                                                                                          | 1                          |            |                           | ate DTM<br>mitted cor<br>ides all oth                             | ntinu     | iously whe             | en this bit             | DTMF<br>is hig |              | nes are<br>X DTMF                        |
| D5                | Tr                      | ansmit Answer                                                                                            | 0                          |            | Disal                     | bles answe                                                        | er to     | ne genera              | ator.                   |                |              |                                          |
|                   |                         | Tone                                                                                                     | 1                          |            | will b<br>bit is<br>trans | oles answe<br>be transmit<br>s set. The<br>mit answe<br>ver mode. | ted<br>de | continuou<br>evice mus | isly when<br>it be in A | the tra        | insm<br>r mo | it enable<br>de. To                      |
| D6                |                         | TX Guard or                                                                                              | 0                          |            | Disal                     | bles guard                                                        | /call     | ling tone g            | enerator.               |                |              |                                          |
|                   |                         | Calling Tone                                                                                             | 1                          |            |                           | smit guard<br>mit calling<br>e.                                   |           |                        |                         |                |              |                                          |
| D7                |                         | RXD Output                                                                                               | 0                          |            | Enab                      | les RXD p                                                         | in. I     | Receive da             | ata will be             | outpu          | t on         | RXD.                                     |
|                   |                         | Control 1 Disables RXD pin. The RXD pin reverts to a high impedance with internal weak pull-up resistor. |                            |            |                           |                                                                   |           | a high                 |                         |                |              |                                          |

### ID REGISTER

|                   | D7    |           | D6                        | D5 |    |    | D4          |                              | D3           | D2  | D1 | D0 |  |
|-------------------|-------|-----------|---------------------------|----|----|----|-------------|------------------------------|--------------|-----|----|----|--|
| ID<br>110         | ID ID |           | ID                        | ID |    | ID |             |                              |              |     |    |    |  |
| BIT NO. NAME      |       |           | CONDITION                 |    |    |    | DESCRIPTION |                              |              |     |    |    |  |
| D7, D6, D5 Device |       |           |                           | D7 | D6 | D٤ | 5 D4        | Indic                        | ates Device: |     |    |    |  |
| D4                |       |           | entification<br>Signature | 0  | 0  | Х  | Х           | 73K212AL, 73K321L or 73K322L |              |     |    |    |  |
|                   |       | Signature |                           | 0  | 1  | Х  | Х           | 73K221AL or 73K302L          |              |     |    |    |  |
|                   |       |           |                           | 1  | 0  | Х  | Х           | 73K2                         | 222AL, 73K22 | 2BL |    |    |  |
|                   |       |           |                           | 1  | 1  | 0  | 0           | 73K2                         | 24L          |     |    |    |  |
|                   |       |           |                           | 1  | 1  | 1  | 0           | 0 73K324L                    |              |     |    |    |  |
|                   |       |           |                           |    | 1  | 0  | 0           | 73K2                         | 24BL         |     |    |    |  |
|                   |       |           |                           | 1  | 1  | 1  | 0           | 73K3                         | 324BL        |     |    |    |  |

## **ELECTRICAL SPECIFICATIONS**

### ABSOLUTE MAXIMUM RATINGS

| PARAMETER                                                                                                  | RATING                            | UNIT               |
|------------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------|
| VDD Supply Voltage                                                                                         | 7                                 | V                  |
| Storage Temperature                                                                                        | -65 to 150                        | ٥C                 |
| Soldering Temperature (10 sec.)                                                                            | 260                               | °C                 |
| Applied Voltage                                                                                            | -0.3 to VDD+0.3                   | V                  |
| Note: All inputs and outputs are protected from static charge and all outputs are short-circuit protected. | using built-in, industry standard | protection devices |

### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER                            | CONDITION                               | MIN   | NOM | MAX   | UNIT |
|--------------------------------------|-----------------------------------------|-------|-----|-------|------|
| VDD Supply voltage                   |                                         | 4.5   | 5   | 5.5   | V    |
| TA, Operating Free-Air Temp.         |                                         | -40   |     | +85   | °C   |
| Clock Variation                      | (11.0592 MHz) Crystal or external clock | -0.01 |     | +0.01 | %    |
| External Components (Refer to Applic | cation section for placement.)          |       |     |       |      |
| VREF Bypass Capacitor                | (External to GND)                       | 0.1   |     |       | μF   |
| Bias setting resistor                | (Placed between VDD and ISET pins)      | 1.8   | 2   | 2.2   | MΩ   |
| ISET Bypass Capacitor                | (ISET pin to GND)                       | 0.1   |     |       | μF   |
| VDD Bypass Capacitor 1               | (External to GND)                       | 0.1   |     |       | μF   |
| VDD Bypass Capacitor 2               | (External to GND)                       | 22    |     |       | μF   |
| XTL1 Load Capacitor                  | Depends on crystal characteristics;     |       |     | 40    | pF   |
| XTL2 Load Capacitor                  | from pin to GND                         |       |     | 20    |      |

### DC ELECTRICAL CHARACTERISTICS

(TA = -40°C to 85°C, VDD = recommended range unless otherwise noted.)

| PARAMETER                   | CONDITION                           | MIN  | NOM | MAX | UNIT |
|-----------------------------|-------------------------------------|------|-----|-----|------|
| IDD, Supply Current         | ISET Resistor = 2 M $\Omega$        |      |     |     |      |
| IDDA, Active                | CLK = 11.0592 MHz                   |      | 8   | 12  | mA   |
| IDD1, Power-down            | CLK = 11.0592 MHz                   |      |     | 4   | mA   |
| IDD2, Power-down            | CLK = 19.200 KHz                    |      |     | 3   | mA   |
| Digital Inputs              | · ·                                 |      |     |     |      |
| VIH, Input High Voltage     |                                     |      |     |     |      |
| Reset, XTL1, XTL2           |                                     | 3.0  |     | VDD | V    |
| All other inputs            |                                     | 2.0  |     | VDD | V    |
| VIL, Input Low Voltage      |                                     | 0    |     | 0.8 | V    |
| IIH, Input High Current     | VI = VIH Max                        |      |     | 100 | μA   |
| IIL, Input Low Current      | VI = VIL Min                        | -200 |     |     | μA   |
| Reset Pull-down Current     | Reset = VDD                         | 1    |     | 50  | μA   |
| Input Capacitance           | All Digital Input Pins              |      |     | 10  | pF   |
| Digital Outputs             |                                     |      |     |     |      |
| VOH, Output High Voltage    | IOH MIN = -0.4 mA                   | 2.4  |     | VDD | V    |
| VOL, Output Low Voltage     | IO MAX = 1.6 mA                     |      |     | 0.4 | V    |
| VOL, CLK Output             | IO = 3.6 mA                         |      |     | 0.6 | V    |
| RXD Tri-State Pull-up Curr. | RXD = 0 V                           | -1   |     | -50 | μA   |
| CMAX, CLK Output            | Maximum Capacitive Load             |      |     | 15  | pF   |
| Capacitance                 | · ·                                 |      |     |     |      |
| Inputs                      | Capacitance, all Digital Input pins |      |     | 10  | pF   |
| XTAL1, 2 Load Capacitors    | Depends on crystal characteristics  | 15   |     | 60  | pF   |
| CLK                         | Maximum Capacitive Load             |      |     | 15  | pF   |

### DYNAMIC CHARACTERISTICS AND TIMING

(TA = -40°C to +85°C, VDD = Recommended range unless otherwise noted.)

| PARAMETER                                  | CONDITION                                | MIN         | NOM       | MAX   | UNIT |
|--------------------------------------------|------------------------------------------|-------------|-----------|-------|------|
| DPSK Modulator                             | <b>I</b>                                 |             |           | •     | L    |
| Carrier Suppression                        | Measured at TXA                          | 45          |           |       | dB   |
| Output Amplitude                           | TX scrambled marks                       | -11.5       | -10       | -9    | dBm0 |
| FSK Modulator                              |                                          |             |           |       |      |
| Output Freq. Error                         | CLK = 11.0592 MHz                        | -0.35       |           | +0.35 | %    |
| Transmit Level                             | Transmit Dotting Pattern                 | -11.5       | -10       | -9    | dBm0 |
| Harmonic Distortion<br>in 700-2900 Hz band | THD in the alternate band<br>DPSK or FSK |             | -60       | -50   | dB   |
| Output Bias Distortion                     | Transmit Dotting Pattern<br>In ALB @ RXD |             | ±3        |       | %    |
| Total Output Jitter                        | Random Input in ALB @ RXD                | -10         |           | +10   | %    |
| DTMF Generator                             |                                          |             |           |       |      |
| Freq. Accuracy                             | Must be in V.22 mode                     | -0.25       |           | +0.25 | %    |
| Output Amplitude                           | Low Band, V.22 mode                      | -10         | -9        | -8    | dBm0 |
| Output Amplitude                           | High Band, V.22 mode                     | -8          | -7        | -6    | dBm0 |
| Twist                                      | High-Band to Low-Band, V.22 mode         | 1.0         | 2.0       | 3.0   | dB   |
| Long Loop Detect                           | With Sinusoid                            | -38         |           | -28   | dBm0 |
| Dynamic Range                              | Refer to Performance Curves              |             | 45        |       | dB   |
| Note: Parameters expressed in              | dBm0 refer to the following definition:  |             |           |       |      |
| 0 dB loss in the Tr                        | ansmit path to the line.                 |             |           |       |      |
| 2 dB gain in the R                         | eceive path from the line.               |             |           |       |      |
| Refer to the Basic Box Mo                  | odem diagram in the Applications sectio  | n for the [ | DAA desig | n.    |      |

DYNAMIC CHARACTERISTICS AND TIMING (continued)

| PARAMETER                        | CONDITION                             | MIN | NOM | MAX | UNIT |
|----------------------------------|---------------------------------------|-----|-----|-----|------|
| Call Progress Detector           |                                       | •   | •   | •   |      |
| Detect Level                     | -3 dB points in 285 and 675 Hz        | -38 |     |     | dBm0 |
| Reject Level                     | Test signal is a 460 Hz sinusoid      |     |     | -45 | dBm0 |
| Delay Time                       | -70 dBm0 to -30 dBm0 STEP             |     |     | 40  | ms   |
| Hold Time                        | -30 dBm0 to -70 dBm0 STEP             |     |     | 40  | ms   |
| Hysteresis                       |                                       | 2   |     |     | dB   |
| Carrier Detect                   |                                       |     |     |     |      |
| Threshold                        | DPSK or FSK receive data              | -48 |     | -43 | dBm0 |
| Delay Time                       |                                       |     |     |     |      |
| V.21                             |                                       | 10  |     | 20  | ms   |
| V.22                             |                                       | 15  |     | 32  | ms   |
| V.23 Forward Channel             |                                       | 6   |     | 12  | ms   |
| V.23 Back Channel                |                                       | 25  |     | 40  | ms   |
| Hold Time                        |                                       |     |     |     |      |
| V.21                             |                                       | 6   |     | 20  | ms   |
| V.22                             |                                       | 10  |     | 24  | ms   |
| V.23 Forward Channel             |                                       | 3   |     | 8   | ms   |
| V.23 Back Channel                |                                       | 10  |     | 25  | ms   |
| Hysteresis                       |                                       | 2   |     |     | dB   |
| Special Tone Detectors           |                                       |     |     |     |      |
| Detect Level                     | See definitions for<br>TR bit D0 mode | -48 |     | -43 | dBm0 |
| Delay Time                       |                                       |     |     |     |      |
| 2100 Hz answer tone              |                                       | 10  |     | 25  | ms   |
| 1300 Hz calling tone             |                                       | 10  |     | 25  | ms   |
| 390 Hz<br>V.23 back channel mark |                                       | 20  |     | 65  | ms   |

### DYNAMIC CHARACTERISTICS AND TIMING (continued)

| PARAMETER                          | CONDITION                                                  | MIN  | NOM | MAX  | UNIT  |
|------------------------------------|------------------------------------------------------------|------|-----|------|-------|
| Special Tone Detectors (continued) | 1                                                          | 1    | I   | 1    | 1     |
| 980 or 1650 Hz<br>V.21 marks       |                                                            | 10   |     | 25   | ms    |
| Hold Time                          |                                                            |      |     |      |       |
| 2100 Hz answer tone                |                                                            | 4    |     | 15   | ms    |
| 1300 Hz calling tone               |                                                            | 3    |     | 10   | ms    |
| 390 Hz<br>V.23 back channel mark   |                                                            | 10   |     | 25   | ms    |
| 980 or 1650 Hz<br>V.21 marks       |                                                            | 5    |     | 15   | ms    |
| Hysteresis                         |                                                            | 2    |     |      | dB    |
| Detect Freq. Range                 | Any Special Tone                                           | -3   |     | +3   | %     |
| Output Smoothing Filter            |                                                            | L    | L   | •    |       |
| Output load                        | TXA pin; FSK Single<br>Tone out for THD = -50 dB           | 10   |     |      | kΩ    |
|                                    | in 0.3 to 3.4 kHz                                          | 50   |     |      | pF    |
| Out of Band Energy                 | Frequency >12 kHz in all modes                             |      |     | -60  | dBm0  |
| Output Impedance                   | TXA pin, TXA enabled                                       |      | 20  | 50   | Ω     |
| Clock Noise                        | TXA pin; 76.8 kHz or<br>122.88 kHz in V.23 main channel    |      | 0.1 | 0.4  | mVrms |
| Carrier VCO                        |                                                            |      |     |      |       |
| Capture Range                      | Originate or Answer                                        | -10  |     | +10  | Hz    |
| Capture Time                       | -10 Hz to +10 Hz Carrier<br>Freq. Change Assumed           |      | 40  | 100  | ms    |
| Recovered Clock                    |                                                            |      |     |      |       |
| Capture Range                      | % of frequency<br>center frequency<br>(center at 1200 Hz)  | -625 |     | +625 | ppm   |
| Data Delay Time                    | Analog data in at RXA pin to receive data valid at RXD pin |      | 30  | 50   | ms    |

### DYNAMIC CHARACTERISTICS AND TIMING PARALLEL CONTROL INTERFACE

| PARAMETER                             | CONDITION      | MIN  | NOM  | MAX  | UNIT |
|---------------------------------------|----------------|------|------|------|------|
| Guard Tone Generator                  |                |      |      |      |      |
| Tone Accuracy                         | 550 or 1800 Hz | -20  |      | +20  | Hz   |
| Tone Level                            | 550 Hz         | -4.0 | -3.0 | -2.0 | dB   |
| (Below DPSK Output)                   | 1800 Hz        | -7.0 | -6.0 | -5.0 | dB   |
| Harmonic Distortion<br>700 to 2900 Hz | 550 Hz         |      |      | -50  | dB   |

Timing (Refer to Timing Diagrams)

| TAL  | CS   | CS setup before ALE Low       | 15  |     | ns |
|------|------|-------------------------------|-----|-----|----|
|      | ADDR | Address setup before ALE low  | 25  |     | ns |
| TLA  |      | CS/Address hold after ALE Low | 15  |     | ns |
| TLC  |      | ALE Low to RD/WR Low          | 30  |     | ns |
| TCL  |      | RD/WR Control to ALE High     | -5  |     | ns |
| TRD  |      | Data out from RD Low          |     | 140 | ns |
| TLL  |      | ALE width                     | 30  |     | ns |
| TRDF |      | Data float after RD High      |     | 90  | ns |
| TRW  |      | RD width                      | 200 |     | ns |
| TWW  |      | WR width                      | 140 |     | ns |
| TDW  |      | Data setup before WR High     | 25  |     | ns |

NOTE: Asserting ALE, CS, and RD or WR concurrently can cause unintentional register accesses. When using non-8031 compatible processors, care must be taken to prevent this from occurring when designing the interface logic.



### DYNAMIC CHARACTERISTICS AND TIMING SERIAL CONTROL INTERFACE

| PARAMETER                         | CONDITION                     | MIN | NOM | MAX   | UNIT |
|-----------------------------------|-------------------------------|-----|-----|-------|------|
| Timing (Refer to Timing Diagrams) |                               |     |     |       |      |
| TWW                               | WR width                      | 140 |     | 25000 | ns   |
| TRD                               | Data out from RD low          |     |     | 140   | ns   |
| TRDF                              | Data float after RD high      |     |     | 50    | ns   |
| TCKD                              | Data out after EXCLK Low      |     |     | 200   | ns   |
| TCKW                              | WR after EXCLK Low            | 200 |     |       | ns   |
| TDCK                              | Data setup before EXCLK Low   | 150 |     |       | ns   |
| TAC                               | Address setup before control* | 50  |     |       | ns   |
| TCA                               | Address hold after control*   | 50  |     |       | ns   |
| TWH                               | Data Hold after EXCLK         | 85  |     |       |      |

\* Control for setup is the falling edge of  $\overline{RD}$  or  $\overline{WR}$ . Control for hold is the falling edge of  $\overline{RD}$  or the rising edge of  $\overline{WR}$ .



NOTE: At the beginning of a read cycle both EXCLK and RD must be low before bit D0 is output.



#### **APPLICATIONS INFORMATION**

#### **GENERAL CONSIDERATIONS**

Figures 1 and 2 show basic circuit diagrams for K-Series modem integrated circuits. K-Series products are designed to be used in conjunction with a control processor, a UART or RS-232 serial data interface, and a DAA phone line interface to function as a typical intelligent modem. The K-Series ICs interface directly with Intel 8048 and 80C51 microprocessors for control and status monitoring purposes. Two typical DAA arrangements are shown: one for a split  $\pm 5$  or  $\pm 12$  volt design and one for a single 5 volt design. These diagrams are for reference only and do not represent production-ready modem designs.

K-Series devices are available with two control interface versions: one for a parallel multiplexed address/data interface, and one for a serial interface. The parallel version is intended for use with 8039/48 or 8031/51 microcontrollers from Intel or many other manufacturers. The serial interface can be used with other microcontrollers or in applications where only a limited number of port lines are available or the application does not lend itself to a multiplexed address/data interface. The parallel versions may also be used in the Serial mode, as explained in the data sheet pin description.

In most applications the controller will monitor the serial data for commands from the DTE and the received data for break signals from the far end modem. In this way, commands to the modem are sent over the same line as the transmitted data. In other applications the RS-232 interface handshake lines are used for modem control.



FIGURE 1: Basic Box Modem with Dual-Supply Hybrid

#### DIRECT ACCESS ARRANGEMENT (DAA)

The telephone line interfaces show two examples of how the "hybrid" may be implemented. The split supply design (Figure 1) is a typical two op-amp hybrid. The receive op-amp serves two purposes. It supplies gain to amplify the receive signal to the proper level for the modem's detectors and demodulator, and it removes the transmitted signal from the receive signal present at the transformer. This is done by supplying a portion of the transmitted signal to the non-inverting input of the receive op-amp at the same amplitude as the signal appearing at the transformer, making the transmit signal Common mode.

The single-supply hybrid is more complex than the dual-supply version described above, but its use eliminates the need for a second power supply. This circuit (Figure 2) uses a bridged drive to allow

undistorted signals to be sent with a single 5 volt supply. Because DTMF tones utilize a higher amplitude than data, these signals will clip if a single-ended drive approach is used. The bridged driver uses an extra op-amp (U1A) to invert the signal coming from the gain setting op-amp (U1B) before sending it to the other leg of the transformer. Each op-amp then supplies half the drive signal to the transformer. The receive amplifier (U1C) picks off its signal at the junction of the impedance matching resistor and the transformer. Because the bottom leg of the transformer is being driven in one direction by U1A and the resistor is driven in the opposite direction at the same time by U1B, the junction of the transformer and resistor remains relatively constant and the receive signal is unaffected.



FIGURE 2: Single 5V Hybrid Version

### DESIGN CONSIDERATIONS

TDK Semiconductor Corporation's 1-chip modem products include all basic modem functions. This makes these devices adaptable for use in a variety of applications, and as easy to control as conventional digital bus peripherals. Unlike digital logic circuitry, modem designs must properly contend with precise frequency tolerances and very low level analog signals, to ensure acceptable performance. Using good analog circuit design practices will generally result in a sound design. Following are additional recommendations which should be taken into consideration when starting new designs.

### CRYSTAL OSCILLATOR

The K-Series crystal oscillator requires a Parallel mode (antiresonant) crystal which operates at 11.0592 MHz. It is important that this frequency be maintained to within  $\pm 0.01\%$  accuracy.

In order for a Parallel mode crystal to operate correctly and to specification, it must have a load capacitor connected to the junction of each of the crystal and internal inverter connections, terminated to ground. The values of these capacitors depend primarily on the crystal's characteristics, and to a lesser degree on the internal inverter circuit. The values used affect the accuracy and start up characteristics of the oscillator.

### LAYOUT CONSIDERATIONS

Good analog/digital design rules must be used to control system noise in order to obtain highest performance in modem designs. The more digital circuitry present on the PC board, the more this attention to noise control is needed. The modem should be treated as a high impedance analog device. A 22 µF electrolytic capacitor in parallel with a 0.1 µF ceramic capacitor between VDD and GND is recommended. Liberal use of ground planes and larger traces on power and ground are also highly favored. High speed digital circuits tend to generate a significant amount of EMI (Electro-Magnetic Interference) which must be minimized in order to meet regulatory agency limitations. To accomplish this, high speed digital devices should be locally bypassed, and the telephone line interface and K-Series device should be located close to each other near the area of the board where the phone line connection is accessed. To avoid problems, power supply and ground traces should be routed separately to the analog and digital functions on the

board, and digital signals should not be routed near low level or high impedance analog traces. The analog and digital grounds should only connect at one point near the K-Series device ground pin to avoid ground loops. The K-Series modem IC's should have both high frequency and low frequency bypassing as close to the package as possible.

#### MODEM PERFORMANCE CHARACTERISTICS

The curves presented here define modem IC performance under a variety of line conditions while inducing disturbances that are typical of those encountered during data transmission on public service telephone lines. Test data was taken using an AEA Electronics' "Autotest I" modem test set and line simulator, operating under computer control. All tests were run full-duplex, using a Concord Data Systems 224 as the reference modem. A 511 pseudo-random-bit pattern was used for each data point. Noise was C-message weighted and all signal-to-noise (S/N) ratios reflect total power measurements similar to the CCITT V.56 measurement specification. The individual tests are defined as follows.

### BER vs. S/N

This test measures the ability of the modem to operate over noisy lines with a minimum of datatransfer errors. Since some noise is generated in the best of dial-up lines, the modem must operate with the lowest S/N ratio possible. Better modem performance is indicated by test curves that are closest to the BER axis. A narrow spread between curves representing the four line parameters indicates minimal variation in performance while operating over a range of aberrant operating conditions. Typically, a DPSK modem will exhibit better BER-performance test curves receiving in the low band than in the high band.

### BER vs. Receive Level

This test measures the dynamic range of the modem. Because signal levels vary widely over dial-up lines, the widest possible dynamic range is desirable. The minimum Bell specification calls for 36 dB of dynamic range. S/N ratios are held constant at the indicated values while the receive level is lowered from a very high to very low signal levels. The width of the "bowl" of these curves, taken at the BER point, is the measure of dynamic range.



\* = "EQ On" Indicates bit CR1 D4 is set for additional phase equalization.



\* = "EQ On" Indicates bit CR1 D4 is set for additional phase equalization.

### **MECHANICAL SPECIFICATIONS**

### 28-Pin DIP



28-Pin PLCC



PACKAGE PIN DESIGNATIONS CAUTION: Use handling procedures necessary for (Top View) a static sensitive component. CLK Ц 1 28 GND XTL1 2 27 RXA XTL2 Ц 3 26 VREF AD0 4 25 RESET Ц 3 2 1 28 27 26 AD1 5 24 ISET AD2 Ц 6 23 RXCLK 5 25 ads 🛛 7 22 RXD 6 24 AD4 8 21 🛛 тхр PLCC PINOUTS 7 23 D AD5 П 9 CS 20 ARE THE SAME AS 8 22 AD6 THE 28-PIN DIP 10 19 EXCLK 9 21 AD7 11 18 TXCLK 10 20 INT ALE 12 17 11 19 WR 13 🛛 тха 16 RD 15 🛛 VDD 14 12 13 14 15 16 17 18 600-Mil 28-Pin DIP 28-Pin PLCC 73K322L-IH 73K322L-IP

### **ORDERING INFORMATION**

| PART DESCRIPTION     |           | ORDER NUMBER | PACKAGING MARK |  |
|----------------------|-----------|--------------|----------------|--|
| 73K322L              |           |              |                |  |
| 28-Pin 5V Supply     |           |              |                |  |
| Plastic Dual-In-Line |           | 73K322L-IP   | 73K322L-IP     |  |
| Plastic Leaded Ch    | p Carrier | 73K322L-IH   | 73K322L-IH     |  |

No responsibility is assumed by TDK Semiconductor Corporation for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of TDK Semiconductor Corporation and the company reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders.

TDK Semiconductor Corporation, 2642 Michelle Drive, Tustin, CA 92780-7019, (714) 508-8800, FAX: (714) 508-8877

Protected by the following Patents (4,691,172) (4,777,453) ©TDK Semiconductor Corporation